Repository logo
  • Log In
    New user? Click here to register.Have you forgotten your password?
University College Dublin
    Colleges & Schools
    Statistics
    All of DSpace
  • Log In
    New user? Click here to register.Have you forgotten your password?
  1. Home
  2. College of Engineering & Architecture
  3. School of Electrical and Electronic Engineering
  4. Electrical and Electronic Engineering Research Collection
  5. Challenges in On-Chip Antenna Design and Integration with RF Receiver Front-End Circuitry in Nanoscale CMOS for 5G Communication Systems
 
  • Details
Options

Challenges in On-Chip Antenna Design and Integration with RF Receiver Front-End Circuitry in Nanoscale CMOS for 5G Communication Systems

Author(s)
Hedayati, Mahsa Keshavarz  
Abdipour, Abdolali  
Sarraf Shirazi, Reza  
Cetintepe, Cagri  
Staszewski, Robert Bogdan  
et al.  
Uri
http://hdl.handle.net/10197/11044
Date Issued
2019-03-18
Date Available
2019-08-26T14:36:54Z
Abstract
This paper investigates design considerations and challenges of integrating on-chip antennas in nanoscale CMOS technology at millimeter-wave (mm-wave) to achieve a compact front-end receiver for 5G communication systems. Solutions to overcome these challenges are offered and realized in digital 28-nm CMOS. A monolithic on-chip antenna is designed and optimized in the presence of rigorous metal density rules and other back-end-of-the-line (BEoL) challenges of the nanoscale technology. The proposed antenna structure further exploits ground metallization on a PCB board acting as a reflector to increase its radiation efficiency and power gain by 37.3% and 9.8 dB, respectively, while decreasing the silicon area up to 30% compared to the previous works. The antenna is directly matched to a two-stage low noise amplifier (LNA) in a synergetic way as to give rise to an active integrated antenna (AIA) in order to avoid additional matching or interconnect losses. The LNA is followed by a double-balanced folded Gilbert cell mixer, which produces a lower intermediate frequency (IF) such that no probing is required for measurements. The measured total gain of the AIA is 14 dBi. Its total core area is 0.83 mm2 while the total chip area, including the pad frame, is 1.55 \times 0.85 mm2.
Sponsorship
Science Foundation Ireland
Type of Material
Journal Article
Publisher
Institute of Electrical and Electronics Engineers (IEEE)
Journal
IEEE Access
Volume
7
Start Page
43190
End Page
43204
Copyright (Published Version)
2019 the Authors
Subjects

5G

Mm-wave

Nanometer-scale CMOS

28 nm CMOS

Active integrated ant...

Antenna-on-chip (AoC)...

RF front-end

Low noise amplifier (...

Folded Gilbert cell m...

On-chip transformer

DOI
10.1109/ACCESS.2019.2905861
Language
English
Status of Item
Peer reviewed
ISSN
2169-3536
This item is made available under a Creative Commons License
https://creativecommons.org/licenses/by-nc-nd/3.0/ie/
File(s)
Loading...
Thumbnail Image
Name

2019-04_access_keshavarz_ant.pdf

Size

13.25 MB

Format

Adobe PDF

Checksum (MD5)

7eec366b8a87849669147eb928eb2b0c

Owning collection
Electrical and Electronic Engineering Research Collection

Item descriptive metadata is released under a CC-0 (public domain) license: https://creativecommons.org/public-domain/cc0/.
All other content is subject to copyright.

For all queries please contact research.repository@ucd.ie.

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Cookie settings
  • Privacy policy
  • End User Agreement