Repository logo
  • Log In
    New user? Click here to register.Have you forgotten your password?
University College Dublin
  • Colleges & Schools
  • Statistics
  • All of DSpace
  • Log In
    New user? Click here to register.Have you forgotten your password?
  1. Home
  2. College of Engineering & Architecture
  3. School of Electrical and Electronic Engineering
  4. Electrical and Electronic Engineering Research Collection
  5. A 56.4-to-63.4 GHz Multi-Rate All-Digital Fractional-N PLL for FMCW Radar Applications in 65 nm CMOS
 
  • Details
Options

A 56.4-to-63.4 GHz Multi-Rate All-Digital Fractional-N PLL for FMCW Radar Applications in 65 nm CMOS

File(s)
FileDescriptionSizeFormat
Download 2014-05_jssc_w-wu_mm-wave_tx_adpll.pdf3.41 MB
Author(s)
Wu, Wanghua 
Staszewski, Robert Bogdan 
Long, John R. 
Uri
http://hdl.handle.net/10197/8627
Date Issued
May 2014
Date Available
26T12:31:50Z June 2017
Abstract
A mm-wave digital transmitter based on a 60 GHz all-digital phase-locked loop (ADPLL) with wideband frequency modulation (FM) for FMCW radar applications is proposed. The fractional-N ADPLL employs a high-resolution 60 GHz digitally-controlled oscillator (DCO) and is capable of multi-rate two-point FM. It achieves a measured rms jitter of 590.2 fs, while the loop settles within 3 μs. The measured reference spur is only -74 dBc, the fractional spurs are below -62 dBc, with no other significant spurs. A closed-loop DCO gain linearization scheme realizes a GHz-level triangular chirp across multiple DCO tuning banks with a measured frequency error (i.e., nonlinearity) in the FMCW ramp of only 117 kHz rms for a 62 GHz carrier with 1.22 GHz bandwidth. The synthesizer is transformer-coupled to a 3-stage neutralized power amplifier (PA) that delivers +5 dBm to a 50 Ω load. Implemented in 65 nm CMOS, the transmitter prototype (including PA) consumes 89 mW from a 1.2 V supply.
Type of Material
Journal Article
Publisher
IEEE
Journal
IEEE Journal of Solid-State Circuits
Volume
49
Issue
5
Start Page
1081
End Page
1096
Copyright (Published Version)
2014 IEEE
Keywords
  • 60 GHz

  • All-digital phase-loc...

  • CMOS technology

  • Digital calibration

  • FMCW radar

  • Mm-wave frequency syn...

  • Multi-rate two-point ...

DOI
10.1109/JSSC.2014.2301764
Language
English
Status of Item
Peer reviewed
This item is made available under a Creative Commons License
https://creativecommons.org/licenses/by-nc-nd/3.0/ie/
Owning collection
Electrical and Electronic Engineering Research Collection
Scopus© citations
142
Acquisition Date
Jan 25, 2023
View Details
Views
1572
Last Week
3
Acquisition Date
Jan 26, 2023
View Details
Downloads
705
Last Week
2
Acquisition Date
Jan 26, 2023
View Details
google-scholar
University College Dublin Research Repository UCD
The Library, University College Dublin, Belfield, Dublin 4
Phone: +353 (0)1 716 7583
Fax: +353 (0)1 283 7667
Email: mailto:research.repository@ucd.ie
Guide: http://libguides.ucd.ie/rru

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Cookie settings
  • Privacy policy
  • End User Agreement