Options
A 56.4-to-63.4 GHz Multi-Rate All-Digital Fractional-N PLL for FMCW Radar Applications in 65 nm CMOS
File(s)
File | Description | Size | Format | |
---|---|---|---|---|
2014-05_jssc_w-wu_mm-wave_tx_adpll.pdf | 3.41 MB |
Date Issued
May 2014
Date Available
26T12:31:50Z June 2017
Abstract
A mm-wave digital transmitter based on a 60 GHz all-digital phase-locked loop (ADPLL) with wideband frequency modulation (FM) for FMCW radar applications is proposed. The fractional-N ADPLL employs a high-resolution 60 GHz digitally-controlled oscillator (DCO) and is capable of multi-rate two-point FM. It achieves a measured rms jitter of 590.2 fs, while the loop settles within 3 μs. The measured reference spur is only -74 dBc, the fractional spurs are below -62 dBc, with no other significant spurs. A closed-loop DCO gain linearization scheme realizes a GHz-level triangular chirp across multiple DCO tuning banks with a measured frequency error (i.e., nonlinearity) in the FMCW ramp of only 117 kHz rms for a 62 GHz carrier with 1.22 GHz bandwidth. The synthesizer is transformer-coupled to a 3-stage neutralized power amplifier (PA) that delivers +5 dBm to a 50 Ω load. Implemented in 65 nm CMOS, the transmitter prototype (including PA) consumes 89 mW from a 1.2 V supply.
Type of Material
Journal Article
Publisher
IEEE
Journal
IEEE Journal of Solid-State Circuits
Volume
49
Issue
5
Start Page
1081
End Page
1096
Copyright (Published Version)
2014 IEEE
Language
English
Status of Item
Peer reviewed
This item is made available under a Creative Commons License
Owning collection
Scopus© citations
142
Acquisition Date
Jan 25, 2023
Jan 25, 2023
Views
1572
Last Week
3
3
Acquisition Date
Jan 26, 2023
Jan 26, 2023
Downloads
705
Last Week
2
2
Acquisition Date
Jan 26, 2023
Jan 26, 2023