Options
A Class-F CMOS Oscillator
Author(s)
Date Issued
2013-08-07
Date Available
2017-04-06T15:46:25Z
Abstract
An oscillator topology demonstrating an improved phase noise performance is proposed in this paper. It exploits the time-variant phase noise model with insights into the phase noise conversion mechanisms. The proposed oscillator is based on enforcing a pseudo-square voltage waveform around the LC tank by increasing the third-harmonic of the fundamental oscillation voltage through an additional impedance peak. This auxiliary impedance peak is realized by a transformer with moderately coupled resonating windings. As a result, the effective impulse sensitivity function (ISF) decreases thus reducing the oscillator's effective noise factor such that a significant improvement in the oscillator phase noise and power efficiency are achieved. A comprehensive study of circuit-to-phase-noise conversion mechanisms of different oscillators' structures shows the proposed class-F exhibits the lowest phase noise at the same tank's quality factor and supply voltage. The prototype of the class-F oscillator is implemented in TSMC 65-nm standard CMOS. It exhibits average phase noise of -136 dBc/Hz at 3 MHz offset from the carrier over 5.9-7.6 GHz tuning range with figure-of-merit of 192 dBc/Hz. The oscillator occupies 0.12 mm2 while drawing 12 mA from 1.25 V supply.
Sponsorship
European Research Council
Type of Material
Journal Article
Publisher
IEEE
Journal
IEEE Journal of Solid-State Circuits
Volume
48
Issue
12
Start Page
3120
End Page
3133
Copyright (Published Version)
2013 IEEE
Language
English
Status of Item
Peer reviewed
This item is made available under a Creative Commons License
File(s)
Loading...
Name
2013-12_jssc_babaie_class-f-osc.pdf
Size
3.87 MB
Format
Adobe PDF
Checksum (MD5)
6a005fbe4afffddf5ab40223d8b52f3e
Owning collection