Options
A 1/f noise up-conversion reduction technique for voltage-biased RF CMOS oscillators
Date Issued
2016-11
Date Available
2017-04-18T15:05:47Z
Abstract
In this paper, we propose a method to reduce a flicker (1/f) noise upconversion in voltage-biased RF oscillators. Excited by a harmonically rich tank current, a typical oscillation voltage waveform is observed to have asymmetric rise and fall times due to even-order current harmonics flowing into the capacitive part, as it presents the lowest impedance path. The asymmetric oscillation waveform results in an effective impulse sensitivity function of a nonzero dc value, which facilitates the 1/f noise upconversion into the oscillator's 1/f3 phase noise. We demonstrate that if the ω0 tank exhibits an auxiliary resonance at 2ω0, thereby forcing this current harmonic to flow into the equivalent resistance of the 2ω0 resonance, then the oscillation waveform would be symmetric and the flicker noise upconversion would be largely suppressed. The auxiliary resonance is realized at no extra silicon area in both inductor-and transformer-based tanks by exploiting different behaviors of inductors and transformers in differential-and common-mode excitations. These tanks are ultimately employed in designing modified class-D and class-F oscillators in 40 nm CMOS technology. They exhibit an average flicker noise corner of less than 100 kHz.
Sponsorship
European Research Council
Type of Material
Journal Article
Publisher
IEEE
Journal
IEEE Journal of Solid-State Circuits
Volume
51
Issue
11
Start Page
2610
End Page
2624
Copyright (Published Version)
2016 IEEE
Language
English
Status of Item
Peer reviewed
This item is made available under a Creative Commons License
File(s)
Loading...
Name
2016-11_jssc_shahmohammadi_flicker_dco.pdf
Size
11.51 MB
Format
Adobe PDF
Checksum (MD5)
d6023a4343b06511d48cf1587473c08b
Owning collection