Options
GALS SoC Interconnect Bus for Wireless Sensor Network Processor Platforms
Date Issued
2007-03-13
Date Available
2015-09-25T12:13:04Z
Abstract
The purpose of this paper is to present a new System-on-Chip bus designed for the application specific requirements of Wireless Sensor Network (WSN) platforms. The bus is designed to support Globally Asynchronous Locally Synchronous (GALS) systems. The bus is multi-rate with delay tolerance to support Dynamic Voltage and Frequency Scaled (DVFS) sub-systems. Unlike traditional buses, the sub-systems operate as peers, rather than as master-slaves. Lowpower features include clock gating when inactive and burst transfers. The bus supports up to 255 interconnected resources.
Other Sponsorship
Enterprise Ireland
Type of Material
Conference Publication
Publisher
Association for Computing Machinery
Copyright (Published Version)
2007 ACM
Language
English
Status of Item
Peer reviewed
Conference Details
Proceedings of the 17th ACM Great Lakes Symposium on VLSI (GLSVLSI), Stressa-Lago Maggiore, Italy, 11 - 13 March, 2007
This item is made available under a Creative Commons License
File(s)
Loading...
Name
GALS_SoC_Interconnect_Bus_for_Wireless_Sensor_Network_Processor_Platforms.pdf
Size
251.74 KB
Format
Adobe PDF
Checksum (MD5)
419a35d1de9132b6a1b748f320f16531
Owning collection