Options
Fractional spur suppression in all-digital phase-locked loops
Date Issued
2015-05-27
Date Available
2016-01-07T16:43:54Z
Abstract
In this paper, fractional spur suppression techniques for all-digital PLLs (ADPLLs) are summarized. The attention is paid to the recently proposed digital-to-time converter (DTC)-based ADPLL architecture. DTC's nonlinearity dominates the fractional spurs contribution. Its influence is modeled with a pseudo phase-domain ADPLL and its relationship with the spur level is quantitatively described. An LMS algorithm is adopted to calibrate the DTC gain. Furthermore, an improved adaptive algorithm is proposed to suppress the fractional spurs.
Other Sponsorship
IMEC, Eindhoven, Netherlands
Type of Material
Conference Publication
Publisher
IEEE
Copyright (Published Version)
2015 IEEE
Language
English
Status of Item
Peer reviewed
Journal
Proceedings of 2015 IEEE International Symposium on Circuits and Systems (ISCAS), 2015
Conference Details
2015 IEEE International Symposium on Circuits and Systems (ISCAS), Lisbon, Portugal, 24 - 27 May 2015
This item is made available under a Creative Commons License
File(s)
Loading...
Name
2597.pdf
Size
1015 KB
Format
Adobe PDF
Checksum (MD5)
5eb0c41ec2e6acf2fc6f33f532bf57fb
Owning collection