Repository logo
  • Log In
    New user? Click here to register.Have you forgotten your password?
University College Dublin
    Colleges & Schools
    Statistics
    All of DSpace
  • Log In
    New user? Click here to register.Have you forgotten your password?
  1. Home
  2. College of Engineering & Architecture
  3. School of Electrical and Electronic Engineering
  4. Electrical and Electronic Engineering Research Collection
  5. Fractional spur suppression in all-digital phase-locked loops
 
  • Details
Options

Fractional spur suppression in all-digital phase-locked loops

Author(s)
Chen, Peng  
Huang, XiongChuan  
Staszewski, Robert Bogdan  
Uri
http://hdl.handle.net/10197/7350
Date Issued
2015-05-27
Date Available
2016-01-07T16:43:54Z
Abstract
In this paper, fractional spur suppression techniques for all-digital PLLs (ADPLLs) are summarized. The attention is paid to the recently proposed digital-to-time converter (DTC)-based ADPLL architecture. DTC's nonlinearity dominates the fractional spurs contribution. Its influence is modeled with a pseudo phase-domain ADPLL and its relationship with the spur level is quantitatively described. An LMS algorithm is adopted to calibrate the DTC gain. Furthermore, an improved adaptive algorithm is proposed to suppress the fractional spurs.
Other Sponsorship
IMEC, Eindhoven, Netherlands
Type of Material
Conference Publication
Publisher
IEEE
Copyright (Published Version)
2015 IEEE
Subjects

All-digital phase-loc...

Complementary metal–o...

Fractional spurs

DOI
10.1109/ISCAS.2015.7169209
Language
English
Status of Item
Peer reviewed
Journal
Proceedings of 2015 IEEE International Symposium on Circuits and Systems (ISCAS), 2015
Conference Details
2015 IEEE International Symposium on Circuits and Systems (ISCAS), Lisbon, Portugal, 24 - 27 May 2015
This item is made available under a Creative Commons License
https://creativecommons.org/licenses/by-nc-nd/3.0/ie/
File(s)
Loading...
Thumbnail Image
Name

2597.pdf

Size

1015 KB

Format

Adobe PDF

Checksum (MD5)

5eb0c41ec2e6acf2fc6f33f532bf57fb

Owning collection
Electrical and Electronic Engineering Research Collection

Item descriptive metadata is released under a CC-0 (public domain) license: https://creativecommons.org/public-domain/cc0/.
All other content is subject to copyright.

For all queries please contact research.repository@ucd.ie.

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Cookie settings
  • Privacy policy
  • End User Agreement